Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

11.6.4. FPGA-to-SDRAM Clocks and Resets

All clocks are driven from a single source from the FPGA, the clock domain crossing is done in the full async bridge. The MPFE NOC operates of the MPFE_CLK. The F2SDRAM has two reset signals: l3_rst_n, and f2sdram_axi_reset. Both of these reset signals are controlled by reset manager.