Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

10.4. NOC: Level 3 and Level 4 Address Space

The level 3 (L3) address space is 1 TB and applies to all L3 masters except the MPU. All L3 address space configurations have the following characteristics:
  • The peripheral region for the L3NOC matches the peripheral region in the MPU address space, except that MPU private registers (SCU and L2) and the GIC are inaccessible.
  • The FPGA slaves region for the L3NOC is the same as the FPGA slaves region in the MPU address space.
  • The DDR memory region for the L3NOC is the same as the memory region in the MPU address space.