Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.4. HPS IP Revisions

The following table lists the revisions of IPs that are a part of the HPS.
Table 36.  HPS IP Revisions
IP Vendor Version
Arm* Cortex* -A76 Core Arm* r4p1-00rel0
Arm* Cortex* -A55 Core Arm* r2p0-00rel0
Arm* DynamIQ Shared Unit (DSU) Arm* r4p0-00rel0
Cache Coherency Unit (CCU) Arteris* 1.0_A.2
Generic Interrupt Controller (GIC) Arm* GIC-600 / r1p6-00rel0
System Memory Management Unit (SMMU) Arm* MMU-600 / r2p1
Ethernet Media Access Controller (EMAC) Synopsys* 3.10a
DMA Controller Synopsys* 2.00a
Nand Flash Controller Cadence* IP6019 / 1.14
SD/eMMC Host Controller Cadence* IP6061 / R602-1.1
Combo DLL PHY Cadence* IP6182 / 1.0
USB 3.1 Gen 1 Controller Synopsys* 1.90a
USB 2.0 OTG Controller Synopsys* 3.30a
I3C Controller Synopsys* 1.00a-lca03
I2C Controller Synopsys* 2.00a
SPI Controller Synopsys* 4.00a
Timers Synopsys* 2.09a
Watchdog Timers Synopsys* 1.08a
UART Controller Synopsys* 3.15a
General-Purpose I/O Interface (GPIO) Synopsys* 2.10a
CoreSight Debug and Trace Arm* SoC-600 / r3p2
FlexNoC Interconnect Arteris* 4.x