Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public
Document Table of Contents

7.6.3.1. USB2OTG Clock Group

The following table shows the clock information for the USB2OTG clocks.

Table 294.  USB2OTG Clock Group

Clock Name (top level)

USB wrapper clock name

Source

Destination

Description

l4_mp_clk hclk Clock manager USB2OTG AHB / OCP clock
l4_mp_clk utmi_clk Clock manager USB2OTG USB PHY clock domain
usb[0:1]_ulpi_clk_io ulpi_clk I/O USB2OTG ULPI clock from PHY
phy_clk Internal Gated PHY clock output used internally