Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.1.9.1. HPS RGMII System Integration

The following figures shows the HPS RGMII system block diagram.

Figure 86. HPS RGMII System Block Diagram

Agilex™ 5 HPS EMAC RGMII interface supports 10M/100M/1Gbps data rate and require a compatible external PHY IC connected to HPS dedicated I/O pins.

The architecture block diagram shown above is within the HPS device, and you only need to connect the exposed RGMII signal to external RGMII PHY to establish RGMII mode.