Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

12.2.1. MPFE and MPFE-lite Terminology

Table 357.  Terminology

Term

Definition

CCU Cache Coherency Unit
DMI Distributed Memory Interface
HMC Hard Memory Controller

IOBank

A generic term that refers to the block that contains the specific/dedicated IO pins and Hard Memory Controller required for SDRAM connected to the MPFE. Also can be called “IO96B” or “HPS Shared GPIO Bank” or “HPS Shared HSIO Bank” or “IO Bank 3A/3B”. For more information refer to the IOBank Introduction.

MPFE

Multi-Ported FrontEnd

NIU

Network Interface Unit

TBU Translation Buffer Unit
TCU Translation Control Unit