Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1.5.2.10. OCRAM AXI Target Port

The on-chip RAM can be access using this port, the CCU supports exclusive access on coherent transactions. The following table shows the DII3 configuration.

Table 71.  DII3 Configuration
Parameter Value
Protocol AXI4
ARID width 6
AWID width 6
DATA width 64
ADDR width 20
AxUser 6
Peak burst rate 3.8 GB/s
Data interleaving No
Max outstanding reads 2
Max outstanding writes 2