Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.3.9.1. F2SDRAM_TBU Special Handling

The F2SDRAM_TBU resides in the power and clock domain of the MPFE which is a different clock and power domain than the DTI Switch in the APS to which it communicates.

As such, the TBU-DTI Switch path for the F2SDRAM must also include an async clock domain crossing.