Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public
Document Table of Contents

10.2.1. Total Address Map Graphical

The total address map in the following figure shows the HPS address map on the left, the FPGA address map on the right, and the local address map for the MPFE2SDRAM AXI4 ports in the MPFE in the center. The local addressing within the MPFE is transparent to the user.

The total address map in the following figure is only an example configuration. The translation buffer units (TBUs) can be programmed to other configurations.
Figure 285. Graphical Total System Address Maps Example