Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.1.7.1.3. Reset Manager Configurable Registers

You must configure various registers within the reset manager for the EMAC controller to perform properly. The following table provides a summary of the important reset manager register bits that control operation of the EMAC.
Table 171.  Reset Manager Settings
Register.Field Description

per0modrst.tsn0

per0modrst.tsn1

per0modrst.tsn2

EMAC resets. Software writes 1 to assert the module reset signal and 0 to de-assert the module reset signal.