Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.7.5.7. Clocks

Table 243.  USB OTG Controller Clock Inputs

All clocks must be operational when reset is released. No special handling is required on the clocks.

Clock Signal

Frequency

Functional Usage

l4_mp_clk

60 – 200 MHz

Drives the initiator and target interfaces, DMA controller, and internal FIFO buffers

usb_ulpi_clk

60 MHz

ULPI reference clock for usb from external ULPI PHY I/O pin