Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

A.2.3. HPS Use of SDM QSPI Controller Features

The QSPI Flash controller supports the following features:

  • SPIx1, SPIx2, or SPIx4 (QSPI) serial NOR flash devices
  • Supported clock frequencies up to 166 MHz70 71
  • Direct access and indirect access modes
  • Single I/O, dual I/O, or quad I/O instructions
  • Up to four chip selects72
  • Configurable clock polarity and phase
  • Programmable write-protected regions
  • Programmable delays between transactions
  • Programmable device sizes
  • Read data capture tuning
  • Local buffering for indirect transfers
70 Supported flash devices limit the speed.
71 In the Intel® Quartus® Prime Pro Edition GUI, select the configuration clock speed to match the capabilities of the QSPI Flash device that you selected.
72 When using multiple chip selects, the maximum device clock frequency is lower.