Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public
Document Table of Contents

3.6.3.1. Cortex* -A55 Core Configuration

Table 47.  Parameters for the Arm Cortex* -A55 Core
Feature Configuration
Advanced SIMD and floating-point unit in each core Included
Cryptographic extension in the advanced SIMD and floating-point unit in each core Included
Protect the L1 cache, L2 cache and TLB RAMs with parity or ECC Included
L1 instruction cache size 32KB
L1 data cache size 32KB
L2 cache Included
L2 cache size 128KB