Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1.5.2.2. F2H ACE-Lite Initiator Port

This interface connects the FPGA subsystem to the CCU and supports only IO coherent requests to the CCU. The following table shows the NCAIU0 configuration.

Table 63.  NACIU0 Configuration
Parameter Value
Protocol ACE-LITE
Coherence IO
ARID width 5
AWID width 5
DATA width 256
ADDR width 40
AxUser 5
Peak burst rate 19.2 GB/s
Reorder No
Max outstanding reads 16
Max outstanding writes 16