Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.3.1. HPS Block Diagram

The figure below is a detailed block diagram of the HPS and dual IO bank MPFE. It consists of the following blocks:
  • MPU – contains the Arm Cortex processor and DSU
  • APS – contains the CCU, IO coherent fabric bridge, GIC, SMMU and OCRAM
  • PSS – contains the PSI interface to the SDM, the HPS-to-FPGA/FPGA-to-HPS bridges, the PSS NoC and all the peripherals.
  • MPFE – provides an interface to the SDRAM from both the fabric and the HPS.
Figure 1. Hard Processor System Block Diagram