Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.1.6.2.11. DMA Error Handling

For any data transfer initiated by a DMA channel, if the target replies with an error response, the DMA stops all operations, and updates the error bits and the Fatal Bus Error bit in the status register of corresponding DMA channel. The application can either perform a reset to EMAC or re-initialize the DMA descriptor list and start again. The rest of the DMA channels are not affected by such errors.