Intel® Stratix® 10 Hard Processor System Technical Reference Manual

ID 683222
Date 11/28/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.2.7. Functional Description of the Rate Adapters

The system interconnect implements a rate adapter to buffer data packets carrying requests from L3 master peripherals to the L3 interconnect.

The rate adapter module, noc_mpu_m0_L4_MP_rate_ad_main_RateAdapter, is positioned between datapaths clocked by l3_main_free_clk and datapaths clocked by the divided-down clocks l4_mp_clk, l4_sp_clk, and l4_sys_clk. At these bandwidth discontinuities, the rate adapter ensures efficient use of interconnect data pathways.