Intel® Stratix® 10 Hard Processor System Technical Reference Manual

ID 683222
Date 11/28/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.5.7. Cache Coherency Unit Clocks

Table 44.  CCU Clocks
System Clock Synchronous/Asynchronous Description
mpu_ccu_clk Synchronous Main clock for CCU. Fixed at 1/2× mpu_clk
mpu_periph_clk Synchronous Clock for CCU interface to GIC. Fixed at 1/4×mpu_clk