GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

9. Simulate, Compile, and Validate - Multiple Instance

The multiple IP coe desig example demostates thee istatiatios of the GTS Etheet Itel® FPGA Had IP with each istace suppotig 10GE/25GE Etheet ates.

Table 56.  IP Paametes fo 10GE Etheet Desig Example with Multiple IstacesThe followig table specifies paamete settigs used to geeate this desig example.
Selected IP Paamete Settigs Value
IP Tab: Geeal Optios
Cliet iteface MAC Avalo® ST
PMA efeece fequecy 156.25 MHz
System PLL fequecy 322.265625 MHz
Eable dedicated CDR clock output Ucheck
Base_pofile -> Pot #0 IP Cofiguatio
Etheet Mode 10G-1
FEC mode

Noe

Example Desig Tab: Available Example Desigs
Select Desig Multi istace of IP coe

Fo moe ifomatio about steps of how to geeate a desig example, efe to the Geeate GTS EHIP Desig Example.

The cuet elease of the Quatus® Pime Po Editio softwae suppots desig example geeatio ad simulatio fo D-Seies ad E-Seies Device Goup A