GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

5. Simulate, Compile, and Validate (MAC+PCS) - Single Instance

The sigle istace IP desig example suppots both 10GE/25GE 3 Etheet ates ad demostates the basic fuctioality of the GTS Etheet Itel® FPGA Had IP with optioal FEC.

Table 50.  IP Paametes fo 10GE Sigle Istace Desig Example with Optioal FECThe followig table specifies paamete settigs used to geeate this desig example.
Selected IP Paamete Settigs Value
Geeal Optios
Cliet iteface MAC Avalo® ST
PMA efeece fequecy 156.25 MHz
System PLL fequecy 322.265625 MHz
Eable dedicated CDR clock output Uchecked
Base_Pofile > Pot #0 IP Cofiguatio
Etheet Mode 10G-1
FEC Mode

IEEE 802.3 BASE-R Fiecode (CL74) – optioal

Fo moe ifomatio about steps o how to geeate a desig example, efe to Geeate GTS EHIP Desig Example.

3 The cuet elease of the Quatus® Pime Po Editio softwae suppots desig example geeatio ad simulatio fo D-Seies ad E-Seies Device Goup A.