GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.1.1. Implement MAC Synchronous Clock Connections to Single Instance

You must pefom the followig clock coectios fo MAC Sychoous opeatio:

Figue 14. Clock Coectios fo MAC Sychoous Opeatio
  • Coect PMA efeece clock to i_clk_ef_p of GTS Etheet Itel® FPGA Had IP .
  • Coect o_syspll_c0 clock output of GTS System PLL Clocks Itel® FPGA IP to i_clk_sys of GTS Etheet Itel® FPGA Had IP .
  • Coect i_efclk of GTS System PLL Clocks Itel® FPGA IP to ay of the local o egioal efeece clock souce.
  • The i_clk_ef_p of GTS Etheet Itel® FPGA Had IP ad i_efclk of GTS System PLL Clocks Itel® FPGA IP ca shae the same clock souce.
  • Povide the equied clock souce to i_ecofig_clk clock.