GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

1.5.1. Device Family Support

The followig tems defie device suppot levels fo Itel® FPGA IP coes:

Table 7.   Itel® FPGA IP Coe Device Suppot Levels
Device Suppot Level Defiitio
Advace The IP coe is available fo simulatio ad compilatio fo this device family. Timig models iclude iitial egieeig estimates of delays based o ealy post-layout ifomatio. The timig models ae subject to chage as silico testig impoves the coelatio betwee the actual silico ad the timig models. You ca use this IP coe fo system achitectue ad esouce utilizatio studies, simulatio, piout, system latecy assessmets, basic timig assessmets (pipelie budgetig), ad I/O tasfe stategy (datapath width, bust depth, I/O stadads tade-offs).
Pelimiay The IP coe is veified with pelimiay timig models fo this device family. The IP coe meets all fuctioal equiemets but might still be udegoig timig aalysis fo the device family. It ca be used i poductio desigs with cautio.
Fial The IP coe is veified with fial timig models fo this device family. The IP coe meets all fuctioal ad timig equiemets fo the device family ad ca be used i poductio desigs.
Table 8.   GTS Etheet Itel® FPGA Had IP Coe Device Family SuppotThis table shows the level of suppot offeed by the GTS Etheet Itel® FPGA Had IP fo each Itel FPGA device family.
Device Family Suppot
Agilex™ 5 E-Seies (Device Goup B) Pelimiay
Agilex™ 5 E-Seies (Device Goup A) Advace
Agilex™ 5 D-Seies (Device Goup A) Advace