GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.2.1. Reset Sequence

This sectio descibes the eset sequece.

Figue 22. Reset Sequece

The followig steps descibe the IP coe eset sequece as show i the above wavefom.

  1. Asset the i_st_ sigal, ad the make sue that both i_tx_st_ ad i_x_st_ sigals ae aleady deasseted.
  2. The o_st_ack_ eset sigal deassets. This idicates that the IP coe is out of eset.
    Note: The o_tx_st_ack_ ad o_x_st_ack_ eset sigals ae also deasseted.
  3. The IP coe is fully out of eset. IP assets o_tx_laes_stable ad o_x_pcs_eady to idicate that the TX ad RX data paths ae eady fo use.
  4. Asset the i_tx_st_ eset sigal.
  5. The o_tx_laes_stable sigal deassets to idicate that the TX datapath is o loge opeatioal.
  6. The o_tx_st_ack_ sigal assets idicatig that the TX datapath is fully i eset. The, deasset the i_tx_st_ sigal to big the TX datapath out of the eset.
  7. Asset the i_x_st_ eset sigal.
  8. The o_x_pcs_eady sigal deassets to idicate that the RX datapath is o loge opeatioal.
  9. The o_x_st_ack_ sigal assets idicatig that the RX datapath is fully i eset. The, deasset the i_x_st_ sigal to big the RX datapath out of the eset.
  10. Asset the i_st_ eset sigal.
  11. The o_tx_laes_stable ad o_x_pcs_eady sigals deasset to idicate that TX ad RX datapath ae o loge opeatioal.
  12. The o_st_ack_ sigals asset to idicate the IP coe is fully i eset. To big the IP coe out of the eset, deasset the i_st_ eset sigal.