Visible to Intel only — GUID: lkf1697543238106
Ixiasoft
1. Overview
2. Install and License the GTS Ethernet Intel® FPGA Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Intel® FPGA Hard IP into Your Application
5. Simulate, Compile, and Validate (MAC+PCS) - Single Instance
6. Simulate, Compile, and Validate (MII PCS Only /PCS66 OTN/PCS66 FlexE) - Single Instance
7. Simulate, Compile, and Validate SyncE - Single Instance
8. Simulate and Compile PTP1588 - Single Instance
9. Simulate, Compile, and Validate - Multiple Instance
10. Simulate, Compile, and Validate - Auto-Negotiation and Link Training
11. Troubleshoot and Diagnose Issues
A. Appendix A: Functional Description
B. Appendix B: Configuration Registers
C. Appendix C: Document Revision History for the GTS Ethernet Intel® FPGA Hard IP User Guide
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.9. Connect the Auto-Negotiation and Link Training
4.1.1. Implement MAC Synchronous Clock Connections to Single Instance
4.1.2. Implement MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Implement Clock Connections to MAC Asynchronous Operation
4.1.4. Implement Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.5. Implement Clock Connections in PTP-Based Design
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
Visible to Intel only — GUID: lkf1697543238106
Ixiasoft
4.2.1. Reset Sequence
This sectio descibes the eset sequece.
Figue 22. Reset Sequece
The followig steps descibe the IP coe eset sequece as show i the above wavefom.
- Asset the i_st_ sigal, ad the make sue that both i_tx_st_ ad i_x_st_ sigals ae aleady deasseted.
- The o_st_ack_ eset sigal deassets. This idicates that the IP coe is out of eset.
Note: The o_tx_st_ack_ ad o_x_st_ack_ eset sigals ae also deasseted.
- The IP coe is fully out of eset. IP assets o_tx_laes_stable ad o_x_pcs_eady to idicate that the TX ad RX data paths ae eady fo use.
- Asset the i_tx_st_ eset sigal.
- The o_tx_laes_stable sigal deassets to idicate that the TX datapath is o loge opeatioal.
- The o_tx_st_ack_ sigal assets idicatig that the TX datapath is fully i eset. The, deasset the i_tx_st_ sigal to big the TX datapath out of the eset.
- Asset the i_x_st_ eset sigal.
- The o_x_pcs_eady sigal deassets to idicate that the RX datapath is o loge opeatioal.
- The o_x_st_ack_ sigal assets idicatig that the RX datapath is fully i eset. The, deasset the i_x_st_ sigal to big the RX datapath out of the eset.
- Asset the i_st_ eset sigal.
- The o_tx_laes_stable ad o_x_pcs_eady sigals deasset to idicate that TX ad RX datapath ae o loge opeatioal.
- The o_st_ack_ sigals asset to idicate the IP coe is fully i eset. To big the IP coe out of the eset, deasset the i_st_ eset sigal.