GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

10. Simulate, Compile, and Validate - Auto-Negotiation and Link Training

The single instance IP core design example supports Ethernet rates with enabled Auto-Negotiation and Link Training (AN/LT) and demonstrates the basic functions of 10GE/25GE Ethernet mode with AN/LT.

Table 57.  IP Parameter Settings for GTS Ethernet Intel® FPGA Hard IP Table specifies parameter settings used to generate this design example.
Selected IP Parameter Settings Value
Enable Auto-Negotiation and Link Training Check
General Options
No.of Instances 1
Client interface MAC Avalon® ST
PMA reference frequency 156.25 MHz
System PLL frequency 322.265625 MHz
Simulation Options
Enable fast simulation Disable
Base_Profile > Port #0 IP Configuration
Ethernet Mode 10G-1
FEC Mode

None

Table 58.  Selected IP Parameter for Auto-Negotiation and Link TrainingTable specifies parameter settings used to generate this design example.
Selected IP Parameter Settings Value
General Options
Enable Auto-Negotiation on reset On
Enable Link Training on reset On
Enable ECC Protection Off
Ethernet Mode 10G-1
KR or CR mode KR mode
Number of Ports 1
FEC Mode None
Link Fail Inhibit Time 505
Enable AN/LT Debug Endpoint for Ethernet Toolkit Disable
Status Clock Frequency 100 MHz
Enable Fast Simulation Disable

For more information about steps of how to generate a design example, refer to the Generate GTS EHIP Design Example.

The current release of the Quartus® Prime Pro Edition software supports design example generation, simulation, and hardware validation for E-Series Devices. D-Series devices support design example generation and simulation.