GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

A.4.4. Reference Time Interval

Table below displays the umbe of bits betwee two subsequet efeece time captues. The UI adjustmet calculatio uses these umbes. To speed up the simulatio, the umbe fo simulatio is smalle.
Table 62.  Refeece Time (TAM) Iteval
FEC type:
  • No FEC: No FEC
  • CL74: IEEE 802.3 BASE-R Fiecode (CL74)
Speed FEC Type Simulatio (bit) Hadwae (bit)
TX RX 13 TX RX
10GE No FEC 168,960 168,960 5,406,720 168,960
13 Depeds o the lik pate AM. The umbes assume seial loopback.