Visible to Intel only — GUID: mqp1702339867663
Ixiasoft
1. Overview
2. Install and License the GTS Ethernet Intel® FPGA Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Intel® FPGA Hard IP into Your Application
5. Simulate, Compile, and Validate (MAC+PCS) - Single Instance
6. Simulate, Compile, and Validate (MII PCS Only /PCS66 OTN/PCS66 FlexE) - Single Instance
7. Simulate, Compile, and Validate SyncE - Single Instance
8. Simulate and Compile PTP1588 - Single Instance
9. Simulate, Compile, and Validate - Multiple Instance
10. Simulate, Compile, and Validate - Auto-Negotiation and Link Training
11. Troubleshoot and Diagnose Issues
A. Appendix A: Functional Description
B. Appendix B: Configuration Registers
C. Appendix C: Document Revision History for the GTS Ethernet Intel® FPGA Hard IP User Guide
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.9. Connect the Auto-Negotiation and Link Training
4.1.1. Implement MAC Synchronous Clock Connections to Single Instance
4.1.2. Implement MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Implement Clock Connections to MAC Asynchronous Operation
4.1.4. Implement Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.5. Implement Clock Connections in PTP-Based Design
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
Visible to Intel only — GUID: mqp1702339867663
Ixiasoft
A.4.2. PTP User Flow
You must implemet pope TX ad RX data flows pio to sedig PTP commads to the IP coe ad utilizig the timestamps.
Attetio: The followig flows depict pseudo-code meat fo coceptual, illustative puposes. Fo defiitive softwae outies, cosult the desig example.
The figues below depict the TX ad RX cliet flows descibed i the PTP TX Cliet Flow ad PTP RX Cliet Flow sectios.
Figue 93. PTP TX Cliet Flow
The figue displays the followig evets i PTP TX cliet flow. Fo moe ifomatio, efe to PTP TX Use Flow.
- A: Readig TX aw offset data fom IP
- B: Calculatig the TX offset value
- C: Witig calculated TX offset value to the IP
Figue 94. PTP RX with RS-FEC Cliet Flow
The figue displays the followig evets i PTP RX with RS-FEC cliet flow. Fo moe ifomatio, efe to PTP RX Use Flow.
- D: Readig RS-FEC cw_pos value fom the IP
- E: Calculatig cw_pos adjustmet value
- F: Witig adjustmet value to the IP
- G: Readig RX aw offset data fom IP
- H: Calculatig the RX offset value
- I: Witig calculated RX offset value to the IP
Figue 95. PTP RX without RS-FEC Cliet Flow
The figue displays the followig evets i PTP RX with o RS-FEC cliet flow. Fo moe ifomatio, efe to PTP RX Use Flow.
- G: Readig RX aw offset data fom IP
- H: Calculatig the RX offset value
- I: Witig calculated RX offset value to the IP