GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.6.2. Connect the FlexE and OTN Mode RX Interface

The GTS Etheet Itel® FPGA Had IP RX cliet iteface i FlexE ad OTN vaiatios is a PCS66 iteface.

Coect the RX PCS66 iteface (which is a souce) to a sik compliat to the PCs66 iteface specificatio. Coect to the iteface sigals as descibed i the table below.

Table 38.  PCS66 RX Iteface SigalsAll iteface sigals ae clocked by i_clk_x sigal. The sigal ames ae stadad Avalo® steamig iteface sigals.
Name Width Desciptio
o_x_pcs66_d[65:0] 66 bits (10GE/25GE)
Receive 66-bit block data o this output bus. The 66-bit data block follows the Etheet 64b/66b ecodig covetio. The two least sigificat bits ae syc heade ad the emaiig 64 bits ae data.
  • I FlexE mode, the RX PCS 66b data is aliged ad descambled but ot decoded.
  • I OTN mode, the RX PCS 66b data is aliged.
o_x_pcs66_valid 1 bit Whe asseted, idicates that o_tx_pcs66_d has a valid 66-bit data block.
o_x_pcs66_am_valid 1 bit

Aligmet make idicato.

Whe asseted, Idicates the 66-bit data block o the o_x_pcs66_d bus is a aligmet make.

The followig wavefom shows how to eceive the 66b blocks diectly fom the RX PCS usig the PCS mode RX Iteface:

Figue 44. Receivig Data Usig the PCS66 RX Iteface

The byte ode fo the PCS66 mode RX iteface is the same as the RX MII PCS iteface. Bytes flow fom least to most sigificat byte. The fist bit eceived at the lie iteface is o_x_pcs66_d[7:0].

The bit ode fo the PCS66 mode RX iteface is the same as the RX MII PCS iteface. Bits flow fom least to most sigificat bit. The fist bit eceived at the lie iteface is o_x_pcs66_d[0].