GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

9. Simulate, Compile, and Validate - Multiple Instance

The multiple IP core design example demonstrates three instantiations of the GTS Ethernet Intel® FPGA Hard IP with each instance supporting 10GE/25GE Ethernet rates.

Table 56.  IP Parameters for 10GE Ethernet Design Example with Multiple InstancesThe following table specifies parameter settings used to generate this design example.
Selected IP Parameter Settings Value
IP Tab: General Options
Client interface MAC Avalon® ST
PMA reference frequency 156.25 MHz
System PLL frequency 322.265625 MHz
Enable dedicated CDR clock output Uncheck
Base_profile -> Port #0 IP Configuration
Ethernet Mode 10G-1
FEC mode

None

Example Design Tab: Available Example Designs
Select Design Multi instance of IP core

For more information about steps of how to generate a design example, refer to the Generate GTS EHIP Design Example.

The current release of the Quartus® Prime Pro Edition software supports design example generation and simulation for D-Series and E-Series Device Group A