GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

8.2. Design Example Components

Figue 66. Sigle IP Coe Istatiatio with IEEE 1588v2 Pecisio Time Potocol (PTP) Desig Example Block Diagam
The GTS Etheet Itel® FPGA Had IP with IEEE 1588v2 desig example icludes the followig compoets:
Desig Compoet Desciptio
GTS Etheet Itel® FPGA Had IP Istatiates the GTS Etheet Itel® FPGA Had IP (itel_eth_gts) with ay suppoted cofiguatio as show i Simulate, Compile, ad Validate (MAC+PCS) - Sigle Istace.
GTS System PLL Clocks Itel® FPGA Had IP Povides the system clock i_clk_sys sigal to the GTS Etheet Itel® FPGA Had IP .
GTS Reset Sequece Itel® FPGA Had IP Povides the PMA Cotol Uit clock i_pma_cu_clk to the GTS Etheet Itel® FPGA Had IP .
Packet Cliet Geeates taffic patte fo MAC mode ad o-MAC modes. The Packet Cliet does ot suppot the PTP fuctioality whe packet loop back is set fom RX to TX i cliet side.
Avalo® Memoy-Mapped Iteface Decode Decodes the Avalo® memoy-mapped iteface addess.
Time-of-Delay Povides a cotiuous flow of a cuet time-of-day ifomatio to the IP. The maste TOD us at 125 MHz clock fequecy. TX TOD ad RX TOD, which ae clocked by div66 o div68 clock of the GTS Etheet Itel® FPGA Had IP, sychoize to the maste TOD though thei espective TOD sychoizes. I this use guide, the geeated desig example assumes a 0 ppm delay. I you desig, dive the maste TOD with the most accuate clock.
PTP Commad Geeato The PTP commad geeatio module i the Packet Cliet geeates a PTP commad fo the packet i tasmissio. The geeated commad aligs with the stat-of-packet (SOP) fo the Avalo® steamig iteface.
Packet Moito Stoes set ad eceived packet ifomatio betwee the packet cliet ad the IP coe.
PTP Moito Stoes the PTP ifomatio set fom the Packet Cliet to the GTS Etheet Itel® FPGA Had IPad vice vesa whe the packet loops back fom the TX seial to the RX seial.