GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.1.2. Implement MAC Synchronous Clock Connections to Multiple Instances

Pefom the followig clock coectios fo multiple IP Istace of GTS Etheet Itel® FPGA Had IP :

Figue 15. Clock Coectios fo Multiple IP Istaces
  • Cofigue all istatiated GTS Etheet Itel® FPGA Had IP at the same ate.
  • Coect o_syspll_c0 output clock of GTS System PLL Clocks Itel FPGA IP to i_clk_sys of GTS Etheet Itel® FPGA Had IPs.
  • Coect PMA efeece clock to i_clk_ef_p of all GTS Etheet Itel® FPGA Had IPs.
  • Coect the output clock o_clk_pll to i_clk_x ad i_clk_tx iput clocks of all GTS Etheet Itel® FPGA Had IPs.
  • Coect i_efclk of GTS System PLL Clocks Itel® FPGA IP to ay of the local o egioal efeece clock souce.
  • The i_clk_ef_p of GTS Etheet Itel® FPGA Had IP ad i_efclk of GTS System PLL Clocks Itel® FPGA IP ca shae the same clock souce.
  • Povide the equied clock souce to i_ecofig_clk. The i_ecofig_clk sigal is shaed betwee all the GTS Etheet Had IP istaces.