GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.2.2. Connect the GTS Reset Sequencer Intel® FPGA IP

Istatiate ad coect the GTS Reset Sequece Itel® FPGA IP to the GTS Etheet Itel® FPGA Had IP . The followig subsectios descibe this pocess:

The GTS Reset Sequece Itel® FPGA IP eceives eset equests fom the GTS Etheet Itel® FPGA Had IP ad gats them based o pioity.

Figue 23. Coect to the GTS Reset Sequece Itel® FPGA IP
The followig table descibes the iput ad output sigals of the GTS Reset Sequece Itel® FPGA IP:
Table 23.  GTS Reset Sequece Itel® FPGA IP Sigals
  • N: Numbe of chaels used.
  • M: Numbe of baks pe side of the device.
Sigal Name Width Desciptio
i_sc_s_eq N Request fom EHIP to GTS Reset Sequece Itel® FPGA IP to pefom a eset of the taget tasceive chael.
i_sc_s_pioity N

Biay pioity iput

  • 0 - Low pioity
  • 1 - High pioity

This pot is used to set pioity fo a chael that you eed to pioitize the eset sequece whe thee ae multiple chaels beig eset simultaeously. You must tie the iput to 0 except fo the pioity chael which eeds to be set to 1.

o_sc_s_gat N Gat fom GTS Reset Sequece Itel® FPGA IP to EHIP. Assets whe the Reset Sequece ackowledges the eset equest.
o_pma_cu_clk M PMA Cotol Uit clock output, oe pe GTS bak fo each side of the device. This clock pot must be coected as show i the Figue 23.