GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.7.4. Connect the RX Timestamp Interface

The RX timestamp iteface povides RX timestamps fo ay eceived packets.

Each RX packet eceives a timestamp, which is stoed i the o_ptp_x_its bus. The timestamp is valid whe o_x_valid ad o_x_statofpacket sigals ae high.

Figue 51. IEEE 1588 RX Timestamp ItefaceThe figue depicts two RX packets ad thei espective igess timestamps.
Table 43.  RX Timestamp Iteface SigalsAll iteface sigals ae clocked by i_clk_x clock. The timestamp is always i 1588 v2 fomat.
Sigal Name Width Desciptio
o_ptp_x_its[95:0] 96

Igess Timestamp fo RX Packets Received

This bus is used to peset the igess timestamp fo icomig RX packets

RX MAC SOP-Aliged Cliet Iteface:

  • o_ptp_x_its[95:0] is valid oly whe o_x_valid = 1 ad o_x_statofpacket = 1
  • The fomat of the icomig timestamps is 1588v2