Visible to Intel only — GUID: qyg1719211652644
Ixiasoft
1. Overview
2. Install and License the GTS Ethernet Intel® FPGA Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Intel® FPGA Hard IP into Your Application
5. Simulate, Compile, and Validate (MAC+PCS) - Single Instance
6. Simulate, Compile, and Validate (MII PCS Only /PCS66 OTN/PCS66 FlexE) - Single Instance
7. Simulate, Compile, and Validate SyncE - Single Instance
8. Simulate and Compile PTP1588 - Single Instance
9. Simulate, Compile, and Validate - Multiple Instance
10. Simulate, Compile, and Validate - Auto-Negotiation and Link Training
11. Troubleshoot and Diagnose Issues
A. Appendix A: Functional Description
B. Appendix B: Configuration Registers
C. Appendix C: Document Revision History for the GTS Ethernet Intel® FPGA Hard IP User Guide
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.9. Connect the Auto-Negotiation and Link Training
4.1.1. Implement MAC Synchronous Clock Connections to Single Instance
4.1.2. Implement MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Implement Clock Connections to MAC Asynchronous Operation
4.1.4. Implement Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.5. Implement Clock Connections in PTP-Based Design
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
Visible to Intel only — GUID: qyg1719211652644
Ixiasoft
3.6. Analog Parameter Options
You ca tue the aalog fuctios of GTS PMAs to desig high-speed seial potocol solutios by usig the tasceive's aalog paamete settigs. This featue allows you to compesate fo sigal losses i high-data-ate commuicatios.
To cofigue the Aalog TX ad Aalog RX paametes of the PMA, access the Aalog Paametes tab i the GTS Etheet Itel® FPGA Had IP GUI.
Figue 10. Aalog Paamete Optios i Paamete Edito
Note: Additioally, you ca specify the aalog paametes i the .qsf file, which take pecedece ove the aalog paamete settigs i the IP GUI. Settig these paametes via the .qsf file oveides the settigs i the GUI.
#TX Aalog Paamete Cofiguatio set_istace_assigmet -ame HSSI_PARAMETER "tx_ivet_p_ad_=ENABLE" -to <TX_SERIAL_PIN> -etity <TOP_LEVEL_NAME> set_istace_assigmet -ame HSSI_PARAMETER "tx_eq_post_tap_1=5" -to <TX_SERIAL_PIN> -etity <TOP_LEVEL_NAME> set_istace_assigmet -ame HSSI_PARAMETER "tx_eq_mai_tap=52" -to <TX_SERIAL_PIN> -etity <TOP_LEVEL_NAME> set_istace_assigmet -ame HSSI_PARAMETER "tx_eq_pe_tap_1=0" -to <TX_SERIAL_PIN> -etity <TOP_LEVEL_NAME> set_istace_assigmet -ame HSSI_PARAMETER "tx_eq_pe_tap_2=0" -to <TX_SERIAL_PIN> -etity <TOP_LEVEL_NAME> #RX Aalog Paamete Cofiguatio set_istace_assigmet -ame HSSI_PARAMETER "x_ivet_p_ad_=ENABLE" -to <RX_SERIAL_PIN> -etity <TOP_LEVEL_NAME> set_istace_assigmet -ame HSSI_PARAMETER "x_exteal_couple_type=RX_EXTERNAL_COUPLE_TYPE_AC" -to <RX_SERIAL_PIN> -etity <TOP_LEVEL_NAME> set_istace_assigmet -ame HSSI_PARAMETER "x_temiatio_mode=RX_TERMINATION_MODE_GROUNDED" -to <RX_SERIAL_PIN> -etity <TOP_LEVEL_NAME> set_istace_assigmet -ame HSSI_PARAMETER "x_ochip_temiatio_settig=RX_ONCHIP_TERMINATION_SETTING_R_2" -to <RX_SERIAL_PIN> -etity <TOP_LEVEL_NAME>
Paamete | Values | Default Settig | Desciptio |
---|---|---|---|
Aalog TX | |||
Eable TX P&N Ivet |
|
Disable | Ivet TX seial outputs P ad N pis. |
TX EQ Post Tap 1, 1.0 step size | 0 to 19 | 5 | TX equalizatio cotol fo Post Tap 1. |
TX EQ Mai Tap, 1.0 step size | 0 to 55 | 52 | TX equalizatio cotol fo Mai Tap. |
TX EQ Pe Tap 1, 1.0 step size | 0 to 15 | 0 | TX equalizatio cotol fo Pe Tap 1. |
TX EQ Pe Tap 2, 1.0 step size | 0 to 7 | 0 | TX equalizatio cotol fo Pe Tap 2. |
Aalog RX | |||
Eable RX P&N Ivet
Note: This featue is pelimiaily ad is plaed to be fully suppoted i a futue Quatus® Pime Po Editio softwae elease.
|
|
Disable | Ivet RX seial iput P ad N pis. |
RX Exteal Couplig Mode |
|
AC | Specifies the type of exteal o-boad couplig mode. |
Selects value of RX temiatio mode |
|
GROUNDED | Specifies the RX PMA buffe temiatio mode. GROUNDED mode is used fo AC coupled lik. DIFFERENTIAL mode is used fo DC coupled lik. |
Selects value of RX ochip temiatio |
|
R_2 | Selects RX o-chip temiatio esisto value. |