Visible to Intel only — GUID: cva1715203206949
Ixiasoft
1. Overview
2. Install and License the GTS Ethernet Intel® FPGA Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Intel® FPGA Hard IP into Your Application
5. Simulate, Compile, and Validate (MAC+PCS) - Single Instance
6. Simulate, Compile, and Validate (MII PCS Only /PCS66 OTN/PCS66 FlexE) - Single Instance
7. Simulate, Compile, and Validate SyncE - Single Instance
8. Simulate and Compile PTP1588 - Single Instance
9. Simulate, Compile, and Validate - Multiple Instance
10. Simulate, Compile, and Validate - Auto-Negotiation and Link Training
11. Troubleshoot and Diagnose Issues
A. Appendix A: Functional Description
B. Appendix B: Configuration Registers
C. Appendix C: Document Revision History for the GTS Ethernet Intel® FPGA Hard IP User Guide
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.9. Connect the Auto-Negotiation and Link Training
4.1.1. Implement MAC Synchronous Clock Connections to Single Instance
4.1.2. Implement MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Implement Clock Connections to MAC Asynchronous Operation
4.1.4. Implement Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.5. Implement Clock Connections in PTP-Based Design
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
Visible to Intel only — GUID: cva1715203206949
Ixiasoft
3.5. Generate GTS EHIP Design Example
To geeate a desig example fo you IP vaiat, follow these steps:
Figue 7. Pocedue
- O the IP tab, specify the paametes fo you IP coe vaiatio. Fo the specific IP paamete settigs, efe to Selected IP Paamete Settigs table i simulatio, compilatio, ad validatio sectios.
- Specify the paametes i the Example Desig tab as show i the image.
Figue 8. Desig Example TabBy default Eable fast simulatio paamete is eabled fo AN/LT desig ude Simulatios Optios tab. I you desig example testbech, you ca utilize the Fast Sim model to educe the IP simulatio time.
Table 14. Desig Example Paametes Paametes Value Default Desciptio Auto-Negotiatio ad Lik Taiig Optios Tab Eable auto-egotiatio ad lik taiig - Eable
- Disable
Disable Whe selected, the IP icludes additioal soft logic to pefom Auto-Negotiatio ad Lik Taiig (AN/LT). Available Example Desigs Select Desig - Sigle Istace of IP Coe
- Multi Istace of IP Coe
- Noe
Sigle Istace of IP Coe
Selects the umbe of istace of IP coe fo example desig. Example Desig Files - Simulatio
- Sythesis
- Simulatio
- Sythesis
Simulatio optio geeates the testbech ad compilatio-oly poject. Sythesis optio geeates the hadwae desig example.
Geeated HDL Fomat Tab Geeated File Fomat - Veilog
- VHDL
Veilog
Select the HDL files fomat. If you select VHDL, you must simulate the testbech with a mixed-laguage simulato. Taget Developmet Kit Tab Boad - Agilex™ 5 FPGA E-Seies 065B Pemium Developmet Kit (ES1)
- Noe
Noe
Taget developmet kit optio specifies the taget developmet kit used to geeate the poject. Esue the selected device is you tageted device ad adjust the pi assigmets i the .qsf file. OPN: A5ED065BB32AE6SR0
Select Device Iitializatio Clock - OSC_CLK_1_25MHZ
- OSC_CLK_1_100MHZ
- OSC_CLK_1_125MHZ
OSC_CLK_1_125MHZ Selects the Device Iitializatio Clock. Eable Sigal Tap Optio - Eable
- Disable
Disable Eable the optio to iclude debug sigals (Refe to Debug Sigals) ito the Sigal Tap file i the geeated desig example. - Click the Geeate Example Desig butto.
- Oce the desig example is geeated, click the Lauch Example Desig i Quatus.
The softwae geeates all desig files i sub-diectoies. You equie these files to u simulatio ad compilatio. Fo ifomatio o simulatio, compilatio, ad validatio of each vaiat, efe to the desied chapte.
Related Ifomatio