GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

1.4. Agilex™ 5 Ethernet Portfolio and Target Applications

Agilex™ 5 devices seve a boad age of applicatios that equie high pefomace, lowe powe, smalle fom factos ad lowe logic desities.

These chaacteistics make Agilex™ 5 ideal fo midage FPGA applicatios acoss the edge ad coe icludig:

  • Wieless ad wielie commuicatios
  • Video ad boadcast equipmet
  • Idustial applicatios
  • Test ad measuemet poducts
  • Medical electoics
  • Data cete
  • Defese applicatios

The majoity of the applicatios listed above equie Etheet coectivity. Itel povides Etheet IPs that suppot these applicatios.

The followig table lists the Agilex™ 5 Etheet IP Potfolio suppoted i Quatus® Pime Po Editio softwae vesio 24.3. This use guide focuses o the GTS Etheet Itel® FPGA Had IP ad its example desigs.

Table 3.   Agilex™ 5 Suppoted Etheet IPs
IP Desciptio
GTS Etheet Itel® FPGA Had IP GTS Etheet Itel® FPGA Had IP icludes a cofiguable, hadeed blocks MAC, PCS, ad PMA, as well as optioal FEC fo Etheet applicatios. It suppots the followig:
  • 10GE ad 25GE Etheet modes
  • Diect PCS mode
  • OTN mode
  • FlexE mode with optioal FEC
Low Latecy 40G Etheet Itel FPGA IP IP coe povides stadad Media Access Cotol (MAC), Physical Codig Sublaye (PCS), ad Physical Medium Attachmet (PMA) fuctios.
1G/2.5G/5G/10G Multi-ate Etheet PHY Itel FPGA IP Icludes a Physical Codig Sublaye (PCS) ad Physical Media Attachmet (PMA). You ca dyamically switch the PHY opeatig speed. The IP uses the GTS Tasceive fo seial tasmissio, with soft logic added to coect the MAC iteface.
Low Latecy Etheet 10G MAC Itel® FPGA IP To build a complete Etheet subsystem i a Itel FPGA device ad coect it to a exteal device, combie the Low Latecy Etheet 10G MAC Itel® FPGA IP with a Itel FPGA PHY IP o ay of the suppoted PHYs.
Tiple-Speed Etheet fo Itel® FPGA IP Icopoates a 10/100/1000 Mbps Etheet Media Access Cotolle (MAC) as well as a optioal 1000 BASE-X/SGMII Physical Codig Sublaye (PCS) with Physical Medium Attachmet (PMA) built with o-chip tasceive I/Os o LVDS I/Os.