GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.2.2.1. Requirements and Considerations for GTS Reset Sequencer Intel® FPGA IP

Whe desigig, it is impotat to coside the total tasceives eeded i the desig ad the locatio of the tasceives. Refe to GTS Tasceive Achitectue sectio of GTS Tasceive Diect PHY Use Guide.

Each side of the FPGA equies a GTS Reset Sequece Itel® FPGA IP if the tasceive baks o that side ae used i the desig. The followig diagam illustates a example with two FPGA sides, each equiig a eset sequece:

Figue 24. Example Use of Two Reset Sequece IPsI the followig diagam 1A, 1B ad 1C ae tasceive baks i left side ad 4A, 4B ad 4C ae tasceive baks i ight side i Agilex™ 5 FPGA.