GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.5.1.1. Insert Alignment Marker

The fabic cotols the timig of aligmet Make isetio, ad aligmet makes caot be delayed without disuptig the Etheet lik. Fo aligmet make couts, you oly use valid cycles. Whe i_tx_mii_valid is low, the aligmet make coutes ad iput data must feeze.

Figue 39. Isetig Aligmet Makes
The umbe of cycles fo i_tx_mii_am to emai high depeds o the ate of the iteface, Specifically:
  • 25GE with RS-FEC: 4 cycles
The umbe of valid cycle fo AM peiod depeds o the ate of the iteface ad whethe i simulatio o hadwae. I simulatio, its commo to use a educed AM peiod fo both sides of the lik is commoly used to icease lock-time speed. Specifically:
  • 25GE with RS-FEC: 2552 (No - PTP desig)
  • 25GE with RS-FEC: 5112 (PTP Desig)
I hadwae: 25GE with RS-FEC: 81920