GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

A.2.4. Link Fault Signaling

If you eable Lik Fault Geeatio Mode i the GTS Etheet Itel® FPGA Had IP paamete edito, the IP coe povides lik fault sigalig as defied i the IEEE 802.3-2018 IEEE Stadad fo Etheet.

The Etheet MAC icludes a Recociliatio Sublaye (RS) located betwee the MAC ad the MII to maage local ad emote faults. Lik fault sigalig o the Etheet lik is disabled by default but ca be eabled by bit [0] of the lik_fault_cofig egiste. Whe the lik_fault_cofig egiste bits [1:0] have the value of 2'b01, lik fault sigalig is eabled i omal bidiectioal mode. I this mode, the local RS TX logic tasmits emote fault sequeces i case of a local fault ad tasmits IDLE cotol wods i case of a emote fault.

If you tu o bit [1] of the lik_fault_cofig egiste, the IP coe cofoms to Clause 66 of the IEEE 802.3-2018 IEEE Stadad fo Etheet. Whe lik_fault_cofig[1:0] has the value of 2'b11, the IP coe tasmits the fault sequece odeed sets i the itepacket gaps accodig to the clause equiemets.

The RS RX logic sets o_emote_fault_status o o_local_fault_status to 1 whe the RS RX block eceives emote fault o local fault sequece odeed sets. Whe valid data is eceived i moe tha 255 colums, the RS RX logic esets the elevat fault status (o_emote_fault_status o o_local_fault_status) to 0.