Visible to Intel only — GUID: lhj1715727240597
Ixiasoft
1. Overview
2. Install and License the GTS Ethernet Intel® FPGA Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Intel® FPGA Hard IP into Your Application
5. Simulate, Compile, and Validate (MAC+PCS) - Single Instance
6. Simulate, Compile, and Validate (MII PCS Only /PCS66 OTN/PCS66 FlexE) - Single Instance
7. Simulate, Compile, and Validate SyncE - Single Instance
8. Simulate and Compile PTP1588 - Single Instance
9. Simulate, Compile, and Validate - Multiple Instance
10. Simulate, Compile, and Validate - Auto-Negotiation and Link Training
11. Troubleshoot and Diagnose Issues
A. Appendix A: Functional Description
B. Appendix B: Configuration Registers
C. Appendix C: Document Revision History for the GTS Ethernet Intel® FPGA Hard IP User Guide
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.9. Connect the Auto-Negotiation and Link Training
4.1.1. Implement MAC Synchronous Clock Connections to Single Instance
4.1.2. Implement MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Implement Clock Connections to MAC Asynchronous Operation
4.1.4. Implement Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.5. Implement Clock Connections in PTP-Based Design
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
Visible to Intel only — GUID: lhj1715727240597
Ixiasoft
7.3. Simulate the Design Example
The simulatio testbech seds ad eceives 16 packets usig the ROM-based packet geeato.
Figue 63. The GTS Etheet Itel® FPGA Had IP Simulatio Desig Example Block Diagam
The followig steps descibe how to simulate the desig example:
- At the commad pompt, chage the diectoy to <desig_example_di>/example_testbech.
- Ru the simulatio scipt fo the suppoted simulato of you choice. The scipt compiles ad us the testbech i the simulato. Refe to the followig table Steps to Simulate the Testbech.
Simulato Istuctios Syopsys* VCS* MX I the commad lie, type the followig commad: sh u_vcsmx.sh
QuestaSim* o Questa* Itel® FPGA Editio To u a simulatio i GUI, type the followig commad: vsim -do u_vsim.do
If you pefe to simulate without bigig up the GUI, type the followig commad:vsim -c -do u_vsim.do
Xcelium* I the commad lie, type the followig commad: sh u_xcelium.sh
Aldec Riviea-PRO* 7 I the commad lie, type: vsim -c -do u_ivieasim.do
To eable Syopsys* VCS* Vedi, ucommet the followig lie fom the testbech file located i <desig_example_di>/example_testbech/basic_avl_tb_top.sv.//$fsdbDumpvas(0, "+all", basic_avl_tb_top); //$wlfdumpvas(0);
A successful simulatio eds with the followig message:Testbech complete
Afte successful completio, aalyze the esults.
7 Suppots Riviea 2024.04