GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

6. Simulate, Compile, and Validate (MII PCS Only /PCS66 OTN/PCS66 FlexE) - Single Instance

The sigle istace IP desig example suppots both 10GE/25GE 5 Etheet ates ad demostates the followig basic fuctios:
  • 10GE/25GE5 Etheet mode with optioal FEC
  • MII PCS oly mode with optioal FEC
  • PCS66 OTN mode with optioal FEC ad PCS66 FlexE mode with optioal FEC vaiats
Table 51.  IP Paametes fo MII PCS Oly Mode with Optioal FEC Desig ExampleThe followig table specifies paamete settigs used to geeate this desig example.
Selected IP Paamete Settigs Value
Geeal Optios
Cliet iteface MII PCS Oly
PMA efeece fequecy 156.25 MHz
System PLL fequecy 322.265625 MHz
Eable Dedicated CDR Clock Output Uchecked
Base_Pofile -> Pot #0 IP Cofiguatio
Etheet Mode 10G-1
FEC Mode

IEEE 802.3 BASE-R Fiecode (CL74) – optioal

Table 52.  IP Paametes fo PCS OTN Mode with Optioal FEC Desig Example
Selected IP Paamete Settigs Value
Geeal Optios
Cliet iteface PCS66 OTN
PMA efeece fequecy 156.25 MHz
System PLL fequecy 322.265625 MHz
Eable Dedicated CDR Clock Output Uchecked
Base_Pofile -> Pot #0 IP Cofiguatio
   
Etheet Mode 10G-1
FEC Mode

IEEE 802.3 BASE-R Fiecode (CL74) – optioal

Table 53.  IP Paametes fo PCS66 FlexE with Optioal FEC Desig Example
Selected IP Paamete Settigs Value
Geeal Optios
Cliet iteface PCS66 FlexE
PMA efeece fequecy 156.25 MHz
System PLL fequecy 322.265625 MHz
Eable Dedicated CDR Clock Output Uchecked
Base_Pofile -> Pot #0 IP Cofiguatio
Etheet Mode 10G-1
FEC Mode

IEEE 802.3 BASE-R Fiecode (CL74) – optioal

Fo moe ifomatio about steps o how to geeate a desig example, efe to the Geeatig the Desig Example.

5 The cuet elease of the Quatus® Pime Po Editio softwae suppots desig example geeatio ad simulatio fo D-Seies ad E-Seies Device Goup A.