GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

4.7.5. Connect the PTP Status Interface

The PTP status iteface idicates whe the PTP timestamp logic is eady to use.

Table 44.  PTP Status Iteface SigalsAll iteface sigals ae asychoous.
Sigal Name Width Desciptio
o_tx_ptp_offset_data_valid 1

TX PTP Offset Data is Valid

1: Idicates the followig PTP offset data is eady to ead fom AVMM egiste:

  • ptp_tx_lae_calc_data_costdelay
  • ptp_tx_lae_calc_data_offset
  • ptp_tx_lae_calc_data_time
  • ptp_tx_lae_calc_data_wiedelay
o_x_ptp_offset_data_valid 1

RX PTP Offset Data is Valid

1: Idicates the followig PTP offset data is eady to ead fom AVMM egiste:

  • ptp_tx_lae_calc_data_costdelay
  • ptp_tx_lae_calc_data_offset
  • ptp_tx_lae_calc_data_time
  • ptp_tx_lae_calc_data_wiedelay
o_tx_ptp_eady 1

TX PTP Logic is eady fo use

1: Idicates that PTP fo TX data path is fully fuctioal, TX Egess Timestamp is valid withi suppoted accuacy age. Use could sed PTP packet to TX iteface.

o_x_ptp_eady 1

RX PTP Logic is eady fo use

1: Idicates that PTP fo RX data path is fully fuctioal, RX Igess Timestamp is valid withi suppoted accuacy age.