GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 10/12/2024
Public
Document Table of Contents

5.2. Design Example Components

When generating a design example, the software instantiates specific components as mentioned in the table below.

Figure 54. Single Instance 10GE Design Example Block Diagram
The GTS Ethernet Intel® FPGA Hard IP design example includes the following components:
Design Component Description
GTS Ethernet Intel® FPGA Hard IP Instantiates the GTS Ethernet Intel® FPGA Hard IP (intel_eth_gts) with any supported configuration as shown in Simulate, Compile, and Validate (MAC+PCS) - Single Instance.
GTS System PLL Clocks Intel® FPGA Hard IP Provides the system clock i_clk_sys signal to the GTS Ethernet Intel® FPGA Hard IP .
GTS Reset Sequencer Intel® FPGA Hard IP Provides the PMA Control Unit clock i_pma_cu_clk to the GTS Ethernet Intel® FPGA Hard IP .
Packet Client Generates traffic pattern for MAC mode and non-MAC modes.
Avalon® Memory-Mapped Interface Decoder Decodes the Avalon® memory-mapped interface address.