Visible to Intel only — GUID: xkf1715721814934
Ixiasoft
1. Overview
2. Install and License the GTS Ethernet Intel® FPGA Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Intel® FPGA Hard IP into Your Application
5. Simulate, Compile, and Validate (MAC+PCS) - Single Instance
6. Simulate, Compile, and Validate (MII PCS Only /PCS66 OTN/PCS66 FlexE) - Single Instance
7. Simulate, Compile, and Validate SyncE - Single Instance
8. Simulate and Compile PTP1588 - Single Instance
9. Simulate, Compile, and Validate - Multiple Instance
10. Simulate, Compile, and Validate - Auto-Negotiation and Link Training
11. Troubleshoot and Diagnose Issues
A. Appendix A: Functional Description
B. Appendix B: Configuration Registers
C. Appendix C: Document Revision History for the GTS Ethernet Intel® FPGA Hard IP User Guide
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.9. Connect the Auto-Negotiation and Link Training
4.1.1. Implement MAC Synchronous Clock Connections to Single Instance
4.1.2. Implement MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Implement Clock Connections to MAC Asynchronous Operation
4.1.4. Implement Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.5. Implement Clock Connections in PTP-Based Design
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
Visible to Intel only — GUID: xkf1715721814934
Ixiasoft
6.3.2. Simulators Output
The following sample output illustrates a successful simulation test run of the MII PCS only in QuestaSim simulator. The script and waveform output is similar for other supported simulators.
# The time now is 20000000000 # # The time now is 30000000000 # # ---TX reset sequence completed ----- # The time now is 40000000000 # # ---RX reset sequence completed ----- # The time now is 50000000000 # # ---IP_INST[0] Test 0; ---Total 16 packets to send----- # ------IP_INST[ 0] Start pkt gen TX----- # ------Checking Packet TX/RX result----- # ------------0 packets Sent; 0 packets Received-------- # ------------3 packets Sent; 0 packets Received-------- # ------------ 6 packets Sent; 3 packets Received-------- # ------------ 9 packets Sent; 6 packets Received-------- # ------------ 1 packets Sent; 9 packets Received-------- # The time now is 60000000000 # -----------11 packets Sent; 9 packets Received-------- # -----------11 packets Sent; 9 packets Received-------- # -----------16 packets Sent; 16 packets Received-------- # ------ALL 16 packets Sent out--- # ------ALL 16 packets Received--- # ------TX/RX packet check OK--- # # ****Starting AVMM Read/Write**** # ====>MATCH! Read addr = 00000104, ReaddataValid = 1 Readdata = abcdef01 Expected_Readdata = abcdef01 # # ====>MATCH! Read addr = 00000108, ReaddataValid = 1 Readdata = 00000007 Expected_Readdata = 00000007 # # ====>MATCH! Read addr = 00100004, ReaddataValid = 1 Readdata = b1f05663 Expected_Readdata = b1f05663 # ====>MATCH! Read addr = 00100008, ReaddataValid = 1 Readdata = 06b97b0d Expected_Readdata = 06b97b0d # ====>MATCH! Read addr = 00000af0, ReaddataValid = 1 Readdata = 00000000 Expected_Readdata = 00000000 # # ====>MATCH! Read addr = 00060008, ReaddataValid = 1 Readdata = 000000ff Expected_Readdata = 000000ff # # ====>MATCH! Read addr = 000a5000, ReaddataValid = 1 Readdata = 00000000 Expected_Readdata = 00000000 # # **** AVMM Read/Write Operation Completed for IP_INST[0]**** # **** Testbench complete **********************
The following sample waveform illustrates a simulation test run for MII PCS only QuestaSim simulator