Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public
Document Table of Contents

5.10.6.7. SPI Master

The SPI master initiates and controls all serial transfers with serial-slave peripheral devices.

The serial bit-rate clock, generated and controlled by the SPI controller, is driven out on the sclk_out line. When the SPI controller is disabled, no serial transfers can occur and sclk_out is held in “inactive” state, as defined by the serial protocol under which it operates.

For more information, refer to the SPI Block Diagram located in the System Integration section.