Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.1.4.1. EMAC Block Diagram and Overview

The EMAC is an integration of the Synopsys* Ethernet XGMAC IP with SMTG hub and external memory. The EMAC can be accessed from HPS or FPGA fabric over the AXI interface, depending on the end user applications.

Figure 50. EMAC Block Diagram