Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.4.1. Top Level of the Clock Groups

At the top level, there are three major clock groups with multiple clocks including:

  • MPU/DSU and APS/CCU: The A76 core, A55 core, and DSU clocks that are required by the MPU complex as well as the CCU, GIC, and SMMU clocks
  • PSS: The peripheral, interconnect, and CoreSight clocks
  • MPFE: MPFE clocks for AXI4 and AXI-lite ports supplied by IOBanks