Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

11.2.1.1. FPGA-to-HPS Initialization and Shutdown Procedure

Bridges shutdown rely on the system manager. F2H must enter reset at the same time as the rest of HPS L3, and can exit the reset after HPS L3. FPGA-based logic is required to handle any flushing of transactions to HPS prior to reset entry. Additionally, cache coherency unit (CCU) can disable all memory map ranges to the F2H if required.