Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.4.6.7. Timings on the SD/eMMC Interface

Host controller timings on SD and eMMC interfaces require specific host controller and combo PHY register settings.

The initial settings are based on the selected operation conditions as shown in the pre-initialization sequence. The settings are applicable for all the speed modes. The higher speed modes require additional tuning as described in the following sections.