Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

12.3.1.2. System Integration

The following figure shows the HPS EMAC Interface with the soft HPS GMII to RGMII Adapter Intel FPGA IP.

Figure 298. HPS EMAC Interface with the Soft RGMII Adapter System Level Block Diagram