Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.15.4. I/O Pin Multiplexing System Integration

The HPS I/O block consists of the following sub-blocks:

  • Dedicated pin multiplexers (muxes): Muxes for the dedicated I/O bank
  • FPGA access pin multiplexers: Muxes for HPS peripheral connections to the FPGA fabric
  • Register target interface: Provides access to control registers, which allow the bootloader to initialize I/O pins and HPS peripheral interfaces at system startup